# Design of CMOS NAND Gate

# Kirti

Ph.D. in Microelectronics Engineering, IIT BHU, Varanasi e-mail: kirti.rs.ece21@itbhu.ac.in

Abstract—There are several type of basic gatessuch as inverter, NAND gate, NOR gate which are widely used designing .In this paper 28 nm CMOS NAND gate is proposed.

Keywords—NAND Gate

Introduction

As we know technological evolution lead to reducing of VLSI technology has to follow various prospective like decrease in power dissipation, higher signal to noise margin (SNM), lower area higher speed and lower cost etc.[1] As the technology is scaled down from higher node to lower node, these various aspects change accordingly. So depending upon the application and fabrication availability we use a particular node. Static CMOS are very power efficient as they dissipate nearly zero power while in idle state. These are frequently used for modeling of various designs. Taking into consideration of the history of CMOS design, power was secondary consideration after speed and area for many chips[2],[3].

## **Reference Circuit Details**

NAND gate is important because we can implement any type of boolean function using combination of NAND gate and this property is known as functional completeness. The function NAND  $(a_1,a_2,a_3,\ldots,a_n)$  is logically equivalent to NOT  $(a_1 \text{ AND } a_2 \text{ AND } a_3,\ldots,\text{AND } a_n)$ .

There are 3 symbol for NAND gate shown below.



Fig1:Symbols for NAND gate

It consists of two series NMOS transistors between Z and ground and two parallel PMOS transistor between Z and  $V_{\rm DD.}\,$ 

Case 1.:  $V_A$  – Low: pMOS1 – ON; nMOS1 – OFF  $V_B$  – **High:** pMOS2 – OFF; nMOS2 – ON

Case  $2: \mathbf{V_A} - \mathbf{High:} \text{ pMOS1} - \mathbf{OFF}; \text{ nMOS1} - \mathbf{ON}$ 

 $V_B$  – Low: pMOS2 – ON; nMOS2 – OFF Case3:  $V_A$  – High: pMOS1 – OFF; nMOS1 – ON

Case3:  $V_A$  – High: pMOS1 – OFF; nMOS1 – ON  $V_B$  – High: pMOS2 – OFF; nMOS2 – ON

Case4:  $\mathbf{V_A} - \text{Low & } \mathbf{V_B} - \text{Low}$ 

Both the pMOS will be ON and both the nMOS will be OFF

#### 1. Reference Circuits



Fig2: Reference circuit diagram

### 3. Reference Circuit Waveform



Fig3:Reference circuit Waveform

#### REFERENCES

- Ruchi, Dr. S. Dasgupta, "Challenges of Low Power SRAM Design in Nano-scale Era," 2016 International Conference on Emerging Devices and Smart Systems (ICEDSS), 2016.
- [2] Mr. Suhas P. Kakde, Mr. P. B. Pokle, Mr. Jayant Kumar Dorave, "Low Power VLSI Design Methodologies and Power Management," International Journal of Research in Advent Technology, Vol. 4, No. 4, April 2016.
- [3] Khushboo Mishra, Shyam Akashe, "Modeling and Simulation of 7T SRAM Cell at Various Process Corners at 45 nm Process Technology," Second International Conference on Advanced Computing and Communication Topologies, 2012.
- [4] Balraj Singh, Mukesh Kumar, J.S. Ubhi, "Analysis of CMOS based NAND and NOR Gates at 45 nm Technology" 2nd International Conference on Research Trends in Engineering, Applied Science and Management (ICRTESM-20117). At: NITTTR, ChandigarhVolume: 4